NXP Semiconductors /MIMXRT1064 /CCM_ANALOG /MISC2_TOG

Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text

Interpret as MISC2_TOG

31 2827 2423 2019 1615 1211 87 43 0 0 0 0 0 0 0 0 00 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0REG0_BO_OFFSET 0 (REG0_BO_STATUS)REG0_BO_STATUS 0 (REG0_ENABLE_BO)REG0_ENABLE_BO 0 (REG0_OK)REG0_OK 0 (PLL3_DISABLE_0)PLL3_DISABLE 0REG1_BO_OFFSET 0 (REG1_BO_STATUS)REG1_BO_STATUS 0 (REG1_ENABLE_BO)REG1_ENABLE_BO 0 (REG1_OK)REG1_OK 0 (AUDIO_DIV_LSB_0)AUDIO_DIV_LSB 0REG2_BO_OFFSET 0 (REG2_BO_STATUS)REG2_BO_STATUS 0 (REG2_ENABLE_BO)REG2_ENABLE_BO 0 (REG2_OK)REG2_OK 0 (AUDIO_DIV_MSB_0)AUDIO_DIV_MSB 0 (64_CLOCKS)REG0_STEP_TIME 0 (64_CLOCKS)REG1_STEP_TIME 0 (64_CLOCKS)REG2_STEP_TIME 0 (VIDEO_DIV_0)VIDEO_DIV

AUDIO_DIV_MSB=AUDIO_DIV_MSB_0, PLL3_DISABLE=PLL3_DISABLE_0, AUDIO_DIV_LSB=AUDIO_DIV_LSB_0, REG2_STEP_TIME=64_CLOCKS, VIDEO_DIV=VIDEO_DIV_0, REG0_STEP_TIME=64_CLOCKS, REG1_STEP_TIME=64_CLOCKS

Description

Miscellaneous Register 2

Fields

REG0_BO_OFFSET

This field defines the brown out voltage offset for the CORE power domain

4 (REG0_BO_OFFSET_4): Brownout offset = 0.100V

7 (REG0_BO_OFFSET_7): Brownout offset = 0.175V

REG0_BO_STATUS

Reg0 brownout status bit.Not related to CCM. See Power Management Unit (PMU)

1 (REG0_BO_STATUS_1): Brownout, supply is below target minus brownout offset.

REG0_ENABLE_BO

Enables the brownout detection.Not related to CCM. See Power Management Unit (PMU)

REG0_OK

ARM supply Not related to CCM. See Power Management Unit (PMU)

PLL3_DISABLE

When USB is in low power suspend mode this Control bit is used to indicate if other system peripherals require the USB PLL3 clock when the SoC is not in low power mode

0 (PLL3_DISABLE_0): PLL3 is being used by peripherals and is enabled when SoC is not in any low power mode

1 (PLL3_DISABLE_1): PLL3 can be disabled when the SoC is not in any low power mode

REG1_BO_OFFSET

This field defines the brown out voltage offset for the xPU power domain

4 (REG1_BO_OFFSET_4): Brownout offset = 0.100V

7 (REG1_BO_OFFSET_7): Brownout offset = 0.175V

REG1_BO_STATUS

Reg1 brownout status bit. Not related to CCM. See Power Management Unit (PMU)

1 (REG1_BO_STATUS_1): Brownout, supply is below target minus brownout offset.

REG1_ENABLE_BO

Enables the brownout detection.Not related to CCM. See Power Management Unit (PMU)

REG1_OK

GPU/VPU supply Not related to CCM. See Power Management Unit (PMU)

AUDIO_DIV_LSB

LSB of Post-divider for Audio PLL

0 (AUDIO_DIV_LSB_0): divide by 1 (Default)

1 (AUDIO_DIV_LSB_1): divide by 2

REG2_BO_OFFSET

This field defines the brown out voltage offset for the xPU power domain

4 (REG2_BO_OFFSET_4): Brownout offset = 0.100V

7 (REG2_BO_OFFSET_7): Brownout offset = 0.175V

REG2_BO_STATUS

Reg2 brownout status bit.Not related to CCM. See Power Management Unit (PMU)

REG2_ENABLE_BO

Enables the brownout detection.Not related to CCM. See Power Management Unit (PMU)

REG2_OK

Signals that the voltage is above the brownout level for the SOC supply

AUDIO_DIV_MSB

MSB of Post-divider for Audio PLL

0 (AUDIO_DIV_MSB_0): divide by 1 (Default)

1 (AUDIO_DIV_MSB_1): divide by 2

REG0_STEP_TIME

Number of clock periods (24MHz clock).Not related to CCM. See Power Management Unit (PMU)

0 (64_CLOCKS): 64

1 (128_CLOCKS): 128

2 (256_CLOCKS): 256

3 (512_CLOCKS): 512

REG1_STEP_TIME

Number of clock periods (24MHz clock).Not related to CCM. See Power Management Unit (PMU)

0 (64_CLOCKS): 64

1 (128_CLOCKS): 128

2 (256_CLOCKS): 256

3 (512_CLOCKS): 512

REG2_STEP_TIME

Number of clock periods (24MHz clock).Not related to CCM. See Power Management Unit (PMU)

0 (64_CLOCKS): 64

1 (128_CLOCKS): 128

2 (256_CLOCKS): 256

3 (512_CLOCKS): 512

VIDEO_DIV

Post-divider for video

0 (VIDEO_DIV_0): divide by 1 (Default)

1 (VIDEO_DIV_1): divide by 2

2 (VIDEO_DIV_2): divide by 1

3 (VIDEO_DIV_3): divide by 4

Links

() ()